발간논문

Home > KJMM 논문 > 발간논문

Vol.48, No.6, 557 ~ 565, 2010
Title
Formation of Sn Through-Silicon-Via and Its Interconnection Process for Chip Stack Packages
김민영 Min Young Kim , 오태성 Tae Sung Oh , 오택수 Taek Soo Oh
Abstract
Formation of Sn through-silicon-via (TSV) and its interconnection processes were studied in order to form a three-dimensional interconnection structure of chip-stack packages. Different from the conventional formation of Cu TSVs, which require a complicated Cu electroplating process, Sn TSVs can be formed easily by Sn electroplating and reflow. Sn via-filling behavior did not depend on the shape of the Sn electroplated layer, allowing a much wider process window for the formation of Sn TSVs compared to the conventional Cu TSV process. Interlocking joints were processed by intercalation of Cu bumps into Sn vias to form interconnections between chips with Sn TSVs, and the mechanical integrity of the interlocking joints was evaluated with a die shear test.
Key Words
electronic materials, joining, strength, scanning electron microscopy, microelectronic packaging
| PDF
대한금속∙재료학회 (06633) 서울시 서초구 서초대로 56길 38 대한금속∙재료학회 회관 (서초1동 1666-12번지)
Tel : 070-4266-1646 FAX : 02-557-1080 E-mail : metal@kim.or.kr
Copyright ⓒ 2013 사단법인 대한금속∙재료학회 All rights reserved.