발간논문

Home > KJMM 논문 > 발간논문

Vol.49, No.5, 388 ~ 395, 2011
Title
High Speed Cu Filling into Tapered TSV for 3-dimensional Si Chip Stacking
김인락 In Rak Kim , 홍성철 Sung Chul Hong , 정재필 Jae Pil Jung
Abstract
High speed copper filling into TSV (through-silicon-via) for three dimensional stacking of Si chips was investigated. For this study, a tapered via was prepared on a Si wafer by the DRIE (deep reactive ion etching) process. The via had a diameter of 37㎛at the via opening, and 32㎛at the via bottom, respectively and a depth of 70㎛. SiO2, Ti, and Au layers were coated as functional layers on the via wall. In order to increase the filling ratio of Cu into the via, a PPR (periodic pulse reverse) wave current was applied to the Si chip during electroplating, and a PR (pulse reverse) wave current was applied for comparison. After Cu filling, the cross sections of the vias was observed by FE-SEM (field emission scanning electron microscopy). The experimental results show that the tapered via was filled to 100% at -5.85 mA/cm2 for 60 min of plating by PPR wave current. The filling ratio into the tapered via by the PPR current was 2.5 times higher than that of a straight via by PR current. The tapered via by the PPR electroplating process was confirmed to be effective to fill the TSV in a short time.
Key Words
electronic materials, plating, defects, scanning electron microscopy (SEM), three dimensional packaging
| PDF
대한금속∙재료학회 (06633) 서울시 서초구 서초대로 56길 38 대한금속∙재료학회 회관 (서초1동 1666-12번지)
Tel : 070-4266-1646 FAX : 02-557-1080 E-mail : metal@kim.or.kr
Copyright ⓒ 2013 사단법인 대한금속∙재료학회 All rights reserved.